Position Boeing Defense Space & Security seeks Senior Digital ASIC/FPGA Design and Verification Engineers (Level 5) to support the Satellite Capabilities organization and multiple satellite product lines based in El Segundo, CA.
Position Responsibilities: Leads design and verification engineers, reporting status to management.
Resolves complex issues on critical programs related to architectural approaches, requirements, specifications and design.
Leads technical aspect of proposal preparation.
Identifies critical performance measures and develops processes for computing them.
Leads activities in support of Supplier Management with make/buy recommendations and other technical services.
Coordinates engineering support throughout the lifecycle of the product.
Develops new concepts for future product designs to meet projected requirements.
Evaluates and integrates third-party IP and verification IP (VIP).
Provides basic engineering support throughout the lifecycle of the product.
Conducts trade studies and literature research to support future product designs.
Stays current on new technologies and best practices.
Works under consultative direction.
This position requires an active/current U.S.
Security Clearance (A U.S.
Security Clearance that has been active in the past 24 months is considered active) A final U.S.
secret clearance Pre Start is required.
Basic Qualifications (Required Skills/Experience): Bachelor, Master or Doctorate of Science degree from an accredited course of study, in engineering, computer science, mathematics, physics or chemistry 10 or more years’ of experience in Digital ASIC design and verification.
Work experience using Verilog or SystemVerilog.
Preferred Qualifications (Desired Skills/Experience): Bachelor’s degree and 18 or more years’ experience in digital ASIC/FPGA design and verification, Master’s degree with 16 or more years’ experience in digital design/verification, or PhD degree with 13 years of experience in digital design/verification.
Experience leading a team of design and verification engineers, reporting status to program management.
Experience working other engineering teams (e.G.
board designers, system engineers, requirement engineers, reliability engineers, microprocessor/software engineers), to ensure the ASIC/FPGA functions safely and reliably when deployed by assisting in Worst Case Circuit Analysis, IO timing, IO type selection, life analysis, software con-ops, MTBF analysis, etc.
Experience creating and improving department process guidelines and procedures (e.G.
engineering standards, checklists, process flows, etc.).
Experience evaluating and recommending technology that is new to the organization.
Experience leading development of architectural approaches from customer and system requirements.
Experience designing digital ASIC/FPGA architectural design documents (micro-architecture documents with timing diagrams, detailed design blocks, etc.).
Experience deriving digital ASIC/FPGA requirements specification from higher-level (system or board-level) requirements specifications.
Experience identifying, tracking, and providing status of technical performance metrics to measure progress and ensure compliance with requirements.
Experience developing complex and high data rate designs.
Work experience performing RTL synthesis.
Work experience performing clock cross domain analysis (CDC).
Work experience performing Static Timing Analysis and correcting timing violations.
Work experience writing Universal Verification Methodology (UVM) sequences and virtual sequences.
Work experience using Linux or Unix terminal commands.
Experience using scripting languages: Make, Perl, Python, shell scripts, etc.
Experience using Revision Control Systems: Subversion (SVN), CVS, Git.
Work experience simulating a digital design using SystemVerilog Assertions.
Work experience using Object Oriented Programming concepts: Inheritance, Polymorphism, etc.
Work experience using Universal Verification Methodology (UVM): Experience creating drivers, monitors, predictors, and scoreboards.
Work experience creating a self-checking simulation testbench from scratch.
Experience mentoring entry level engineers.
Typical Education and Experience:Bachelor’s with 14 or more years’ experience, Master’s with 12 or more years’ experience or PhD with 9 or more years’ experience.
Bachelor, Master or Doctorate of Science degree from an accredited course of study, in engineering, computer science, mathematics, physics or chemistry.
ABET is the preferred, although not required, accreditation standard.
This position offers relocation based on candidate eligibility.
Basic relocation is available for internal candidates.
Boeing is a Drug Free Workplace where post offer applicants and employees are subject to testing for marijuana, cocaine, opioids, amphetamines, PCP, and alcohol when criteria is met as outlined in our policies.